

# Logic Circuit Design

#### ... we have studied...

- Truth Tables
- Logic gates
- Logic algebra
- K-maps

#### All these are tools ...

#### **Tools**

- Truth Tables
- Logic gates
- · Logic algebra
- K-maps

#### All these are tools ...



# We know to simplify and implement

- Truth Tables
- Logic gates
- · Logic algebra
- · K-maps

### Today we will learn

- ·Truth Tables
- Logic gates
- · Logic algebra
- K-maps

 To set-up and implement logic word problems (Logic design problem)

#### 4-Questions for a design problem

- 1. What do we need to know for a design problem?
  - Specifications (inputs, outputs, function)
- 2. Can we set-up a truth table?
  - Truth tables determine the function of the problem
- 3. Can we simplify?
  - Use K- maps or logic algebra
- 4. Can we implement the result with a circuit?
  - Use gates (VHDL)

Given a word problem











#### Algorithm: Logic circuit design

- 1. From the specifications of the problem: Determine the required number of inputs and outputs. Assign a letter symbol to each
- 2. Derive the truth table
- 3. Obtain the Boolean expressions for each output as a function of the input variables
- 4. Simplify all the output equations
- 5. Draw the logic diagram
- 6. Verify the correctness of the design



### Algorithm: Logic circuit design

Synthesls

- 1. From the specifications of the problem: Determine the required number of inputs and outputs. Assign a letter symbol to each
- 2. Derive the truth table
- 3. Obtain the Boolean expressions for each output as a function of the input variables
- 4. Simplify all the output equations
- 5. Draw the logic diagram
- 6. Verify the correctness of the design

Implementation

# Design problem

Design a digital logic circuit with three inputs and one output. The output must be logic one(1)<sub>2</sub> when the binary value of the inputs is less than three(11)<sub>2</sub> and zero(0)<sub>2</sub> otherwise.

# 1. Inputs/Outputs

- > Inputs = 3
- > Output = 1

# Inputs/Outputs/Truth table

- $\triangleright$  Inputs = 3
- > Output = 1

Design a digital logic circuit with three inputs and one output. The output must be logic one(1)2 when the binary value of the inputs is less than three(11)2 and zero(0)2 otherwise.

| A | В | $\mathbf{C}$ | X |
|---|---|--------------|---|
| 0 | 0 | 0            |   |
| 0 | 0 | 1            |   |
| 0 | 1 | 0            |   |
| 0 | 1 | 1            |   |
| 1 | 0 | 0            |   |
| 1 | 0 | 1            |   |
| 1 | 1 | 0            |   |
| 1 | 1 | 1            |   |

#### 2. Function - Truth table

Design a digital logic circuit with three inputs and one output. The output must be logic one(1)2 when the binary value of the inputs is less than three(11)2 and zero(0)2 otherwise.

| A | В | C | X |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |

# Terms of the output expression

| ABC   | X |          |                             |
|-------|---|----------|-----------------------------|
| 0 0 0 | 1 |          | ĀBC                         |
| 0 0 1 | 1 | <b>─</b> | ĀBC                         |
| 0 1 0 | 1 | <b></b>  | $\overline{A}B\overline{C}$ |
| 0 1 1 | 0 |          |                             |
| 1 0 0 | 0 |          |                             |
| 1 0 1 | 0 |          |                             |
| 1 1 0 | 0 |          |                             |
| 1 1 1 | 0 |          |                             |

#### 3. Output Boolean expression

$$X = ABC + ABC + ABC$$



# 4. Simplification K-Map





# 4. Simplification K-Map





$$X = \overline{A} \overline{B} + \overline{A} \overline{C}$$

# 5. Implementation: Simplified logic circuit



$$X = A' B' + A' C'$$

# 6. Verification



#### Simulation: VHDL



### VHDL to Chips



# Logic diagram-VHDL editor



#### VHDL Code

```
ENTITY hw2 IS
     PORT (A, B, C: IN BIT;
               : OUT BIT);
END hw2;
ARCHITECTURE LogicFunc OF hw2 IS
BEGIN
X = (NOT A AND NOT B) OR (NOT A AND NOT C):
END LogicFunc;
```

#### VHDL/Simulation



# Design: 1-bit comparator

New Example

### Design: 1-bit comparator

 A comparator compares the values of two bits and produces the proper result.



$$A, B = 0 \text{ or } 1$$

# Design: 1-bit comparator

 A comparator compares the values of two bits and produces the proper result.

What is the proper result?

#### 1-bit comparator

There are three cases:

- 1. The two bits are equal
- 2. One bit has a greater value that the other
- 3. One bit has a smaller value than the other

# Inputs/Outputs/Function

- Inputs: ?
- Outputs: ?
- Function: Comparator

# Inputs/Outputs/Function

- Inputs: 2
- Outputs: 3
- Function: Comparator

## Label the Input/Output



## Truth table?

|     | E     | G     | L     |
|-----|-------|-------|-------|
| A B | A = B | A > B | A < B |
| 0 0 |       |       |       |
| 0 1 |       |       |       |
| 1 0 |       |       |       |
| 1 1 |       |       |       |

## Truth table

|     | E     | G     | L     |
|-----|-------|-------|-------|
| A B | A = B | A > B | A < B |
| 0 0 | 1     |       |       |
| 0 1 | 0     |       |       |
| 1 0 | 0     |       |       |
| 1 1 | 1     |       |       |

## Truth table

|     | E     | G     | L     |
|-----|-------|-------|-------|
| A B | A = B | A > B | A < B |
| 0 0 | 1     | 0     | 0     |
| 0 1 | 0     | 0     | 1     |
| 1 0 | 0     | 1     | 0     |
| 1 1 | 1     | 0     | 0     |

## We have 3 output equations

|     | E     | G     | L     |
|-----|-------|-------|-------|
| A B | A = B | A > B | A < B |
| 0 0 | 1     | 0     | 0     |
| 0 1 | 0     | 0     | 1     |
| 1 0 | 0     | 1     | 0     |
| 1 1 | 1     | 0     | 0     |

$$E = A'B' + AB$$

$$G = AB'$$

$$L = A'B$$

## 1-bit Comparator (Logic Circuit)

E = A'B' + AB

G = AB'

L = A'B



## VHDL: Logic circuit

E = A'B' + AB = A XNOR B

G = AB'

L = A'B

XNOR gates will be studied in the next lecture



#### VHDL

```
--Homework asignment 4 part A
--1-bit Comparator

ENTITY hwfourA IS
    PORT ( A, B : IN BIT ;
        G, E, L : OUT BIT );

END hwfourA;

ARCHITECTURE LogicFunc OF hwfourA IS
BEGIN
    G <= (A and not B);
    E <= (A XNOR B);
    L <= (B and not A);
END LogicFunc;
```



#### Another design example

Design a BCD-to-7 Segment Display converter

New Example

#### Input, outputs(s), function?

- BCD
- 75D (7-Segment-Display)



#### BCD

## BCD = Binary Coded Decimal

|   | Α | В | С | D |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 2 | 0 | 0 | 1 | 0 |
| 3 | 0 | 0 | 1 | 1 |
| 4 | 0 | 1 | 0 | 0 |
| 5 | 0 | 1 | 0 | 1 |
| 6 | 0 | 1 | 1 | 0 |
| 7 | 0 | 1 | 1 | 1 |
| 8 | 1 | 0 | 0 | 0 |
| 9 | 1 | 0 | 0 | 1 |



#### 7SD



#### BCD to 7SD converter





# 0 823456789

# Truth Table for BCD-to-Seven-Segment Decoder

| ı   | BCD  | Inpu   | it   | S | eve | n-Se | gme | nt D | ecod | der |
|-----|------|--------|------|---|-----|------|-----|------|------|-----|
| Α   | В    | С      | D    | а | b   | С    | d   | е    | f    | g   |
| 0   | 0    | 0      | 0    | 1 | 1   | 1    | 1   | 1    | 1    | 0   |
| 0   | 0    | 0      | 1    | 0 | 1   | 1    | 0   | 0    | 0    | 0   |
| 0   | 0    | 1      | 0    | 1 | 1   | 0    | 1   | 1    | 0    | 1   |
| 0   | 0    | 1      | 1    | 1 | 1   | 1    | 1   | 0    | 0    | 1   |
| 0   | 1    | 0      | 0    | 0 | 1   | 1    | 0   | 0    | 1    | 1   |
| 0   | 1    | 0      | 1    | 1 | 0   | 1    | 1   | 0    | 1    | 1   |
| 0   | 1    | 1      | 0    | 1 | 0   | 1    | 1   | 1    | 1    | 1   |
| 0   | 1    | 1      | 1    | 1 | 1   | 1    | 0   | 0    | 0    | 0   |
| 1   | 0    | 0      | 0    | 1 | 1   | 1    | 1   | 1    | 1    | 1   |
| 1   | 0    | 0      | 1    | 1 | 1   | 1    | 1   | 0    | 1    | 1   |
| All | othe | er inj | puts | 0 | 0   | 0    | 0   | 0    | 0    | 0   |

# Simplify

|     | BCD  | Inpu   | it   | S | eve | n-Se | gme | nt D | ecod | der |
|-----|------|--------|------|---|-----|------|-----|------|------|-----|
| Α   | В    | С      | D    | а | b   | С    | d   | е    | f    | g   |
| 0   | 0    | 0      | 0    | 1 | 1   | 1    | 1   | 1    | 1    | 0   |
| 0   | 0    | 0      | 1    | 0 | 1   | 1    | 0   | 0    | 0    | 0   |
| 0   | 0    | 1      | 0    | 1 | 1   | 0    | 1   | 1    | 0    | 1   |
| 0   | 0    | 1      | 1    | 1 | 1   | 1    | 1   | 0    | 0    | 1   |
| 0   | 1    | 0      | 0    | 0 | 1   | 1    | 0   | 0    | 1    | 1   |
| 0   | 1    | 0      | 1    | 1 | 0   | 1    | 1   | 0    | 1    | 1   |
| 0   | 1    | 1      | 0    | 1 | 0   | 1    | 1   | 1    | 1    | 1   |
| 0   | 1    | 1      | 1    | 1 | 1   | 1    | 0   | 0    | 0    | 0   |
| 1   | 0    | 0      | 0    | 1 | 1   | 1    | 1   | 1    | 1    | 1   |
| 1   | 0    | 0      | 1    | 1 | 1   | 1    | 1   | 0    | 1    | 1   |
| All | othe | er inj | puts | 0 | 0   | 0    | 0   | 0    | 0    | 0   |





# K-maps

| BCD Input |   |   | BCD Input Seven-Segment De |   |   |   |   |   |   | der |
|-----------|---|---|----------------------------|---|---|---|---|---|---|-----|
| Α         | В | С | D                          | а | b | С | d | е | f | g   |
| 0         | 0 | 0 | 0                          | 1 | 1 | 1 | 1 | 1 | 1 | 0   |
| 0         | 0 | 0 | 1                          | 0 | 1 | 1 | 0 | 0 | 0 | 0   |
| 0         | 0 | 1 | 0                          | 1 | 1 | 0 | 1 | 1 | 0 | 1   |
| 0         | 0 | 1 | 1                          | 1 | 1 | 1 | 1 | 0 | 0 | 1   |
| 0         | 1 | 0 | 0                          | 0 | 1 | 1 | 0 | 0 | 1 | 1   |
| 0         | 1 | 0 | 1                          | 1 | 0 | 1 | 1 | 0 | 1 | 1   |
| 0         | 1 | 1 | 0                          | 1 | 0 | 1 | 1 | 1 | 1 | 1   |
| 0         | 1 | 1 | 1                          | 1 | 1 | 1 | 0 | 0 | 0 | 0   |
| 1         | 0 | 0 | 0                          | 1 | 1 | 1 | 1 | 1 | 1 | 1   |
| 1         | 0 | 0 | 1                          | 1 | 1 | 1 | 1 | 0 | 1 | 1   |

| a)         | CD 00 01 11 10 00 1 0 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                  | а = Д C + Д B D + ДВ C + В C D    |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| ь)         | OD 01 11 10 00 1 1 1 0 0 1 1 0 0 1 1 1 0 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 1 0 1 1 1 0 1 1 1 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | b = ДБ + ДСП + ДСП+ВСП+ВСП        |
| <b>ɔ</b> ) | AB 00 01 11 10 00 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                  | c = A C + AB + ACD + ABC          |
| d)         | AB CD 00 01 11 10 00 01 0 1 0 1 1 1 10 0 0 0 0 1 11 1                                                                                                                                                                                                      | d = ቼ ፫ ፓ + ልቼ ፫ + ፯ B            |
| e)         | AB CD 00 01 11 10 00 1 0 0 1 0 0 0 1 11 10 0 0 0 1 11 1                                                                                                                                                                                                    | -<br>е=ВСГ+ДСГ                    |
|            | AB BC 00 01 11 10<br>f) 00 1 0 0 0 0 0 0 1 1 1 0 0 0 1 1 1 0 0 0 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 0 0 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                         | f = ቯሮፓ + ቯBƊ + ቯBՇ + ልᲬሮ         |
|            | ABCD00 01 11 10<br>00 0 0 1 1<br>01 1 1 0 1<br>11 0 0 0 0                                                                                                                                                                                                  | g = A B C + A C D + A B C + A B C |

## Simplified equations

|   | BCD | Inpu | ıt | S | evei | n-Se | gme | nt D | ecod | der |
|---|-----|------|----|---|------|------|-----|------|------|-----|
| A | В   | С    | D  | а | b    | С    | d   | е    | f    | g   |
| 0 | 0   | 0    | 0  | 1 | 1    | 1    | 1   | 1    | 1    | 0   |
| 0 | 0   | 0    | 1  | 0 | 1    | 1    | 0   | 0    | 0    | 0   |
| 0 | 0   | 1    | 0  | 1 | 1    | 0    | 1   | 1    | 0    | 1   |
| 0 | 0   | 1    | 1  | 1 | 1    | 1    | 1   | 0    | 0    | 1   |
| 0 | 1   | 0    | 0  | 0 | 1    | 1    | 0   | 0    | 1    | 1   |
| 0 | 1   | 0    | 1  | 1 | 0    | 1    | 1   | 0    | 1    | 1   |
| 0 | 1   | 1    | 0  | 1 | 0    | 1    | 1   | 1    | 1    | 1   |
| 0 | 1   | 1    | 1  | 1 | 1    | 1    | 0   | 0    | 0    | 0   |
| 1 | 0   | 0    | 0  | 1 | 1    | 1    | 1   | 1    | 1    | 1   |
| 1 | 0   | 0    | 1  | 1 | 1    | 1    | 1   | 0    | 1    | 1   |

$$a = \overline{A}C + \overline{A}BD + \overline{B}\overline{C}\overline{D} + A\overline{B}\overline{C}$$

$$b = \overline{A}\overline{B} + \overline{A}\overline{C}\overline{D} + \overline{A}CD + A\overline{B}\overline{C}$$

$$c = \overline{A}B + \overline{A}D + \overline{B}\overline{C}\overline{D} + A\overline{B}\overline{C}$$

$$d = \overline{A}C\overline{D} + \overline{A}\overline{B}C + \overline{B}\overline{C}\overline{D} + A\overline{B}\overline{C} + \overline{A}B\overline{C}D$$

$$e = \overline{A}C\overline{D} + \overline{B}\overline{C}\overline{D}$$

$$f = \overline{A}B\overline{C} + \overline{A}\overline{C}D + \overline{A}B\overline{D} + A\overline{B}\overline{C}$$

$$g = \overline{A}C\overline{D} + \overline{A}BC + \overline{A}B\overline{C} + A\overline{B}\overline{C}$$



## Implement VHDL



## Implement ... using a chip (7446)



 Design a binary converter, to convert a 3-bit binary number to it's 2's complement.



New Example

 Design a binary converter, to convert a 3-bit binary number to it's 2's complement.

- How many inputs and outputs?
- Inputs = 3
- Outputs = ?
- Need to set up the truth table

 Design a binary converter, to convert a 3-bit binary number to it's 2's complement.

| Binary | 1's complement | 2's complement |
|--------|----------------|----------------|
| abc    | xyz            | xyzw           |
| 000    | 111            | 1000           |
| 001    | 110            | 0111           |
| 010    | 101            | 0110           |
| 011    | 100            | 0101           |
| 100    | 011            | 0100           |
| 101    | 010            | 0011           |
| 110    | 001            | 0010           |
| 111    | 000            | 0001           |

 Design a binary converter, to convert a 3-bit binary number to it's 2's complement.

| Binary | 1's complement | 2's complement |
|--------|----------------|----------------|
| abc    | xyz            | xyzw           |
| 000    | 111            | 1000           |
| 001    | 110            | 0111           |
| 010    | 101            | 0110           |
| 011    | 100            | 0101           |
| 100    | 011            | 0100           |
| 101    | 010            | 0011           |
| 110    | 001            | 0010           |
| 111    | 000            | 0001           |

- Write the output equations
- Simplify
- Implement

#### Homework

- Design two binary converters, to convert a 3-bit binary number to:
  - 2's Complement
  - 1's Complement

Use LogiSim